欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PDF文档下载
    分享到微信 分享到微博 分享到QQ空间

    JEDEC JESD8-23-2009 Unified Wide Power Supply Voltage Range CMOS DC Interface Standard for Non-Terminated Digital Integrated Circuits.pdf

    • 资源ID:807298       资源大小:130.58KB        全文页数:10页
    • 资源格式: PDF        下载积分:10000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要10000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    JEDEC JESD8-23-2009 Unified Wide Power Supply Voltage Range CMOS DC Interface Standard for Non-Terminated Digital Integrated Circuits.pdf

    1、JEDEC STANDARD Unified Wide Power Supply Voltage Range CMOS DC Interface Standard for Non-Terminated Digital Integrated Circuits JESD8-23 OCTOBER 2009 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved thro

    2、ugh the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improve

    3、ment of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether

    4、or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and

    5、publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standar

    6、d. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or call (703) 907-7559 or www

    7、.jedec.org Published by JEDEC Solid State Technology Association 2009 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for

    8、 or resell the resulting material. PRICE: Please refer to the current Catalog of JEDEC Engineering Standards and Publications online at http:/www.jedec.org/Catalog/catalog.cfm Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be

    9、 reproduced without permission. Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or call (703) 907-

    10、7559 JEDEC Standard No. 8-23 Page 1 UNIFIED WIDE POWER SUPPLY VOLTAGE RANGE CMOS DC INTERFACE STANDARD FOR NON-TERMINATED DIGITAL INTEGRATED CIRCUITS (From JEDEC Board Ballot JCB-09-50, formulated under the cognizance of the JC-16 Committee on Interface Technology. ) 1 Scope This standard defines DC

    11、 interface parameters and test conditions for a family of non-terminated CMOS digital circuits intended for use over a wide power supply voltage range. The standard bridges a number of existing JEDEC standards in the JESD8-x family to facilitate applications that operate over an ultra-wide power sup

    12、ply voltage range in order to achieve lower power dissipation or higher performance. Three voltage range categories (1, 2 and 3) are defined to support a variety of application requirements. A design claiming compliance with the standard must specifically identify the category or categories supporte

    13、d. This standard specifically does not include interfaces to DDR2 (JESD79-2) or DDR3 (JESD79-3) devices. 2 Standard specification All voltages are referenced to ground except where noted. 2.1 Absolute maximum continuous ratings Parameter Category Range NOTE 1 -0.5 V to 4.6 V 1 2 -0.5 V to 3.6 V 1 Su

    14、pply Voltage, VDD3 -0.5 V to 2.5 V 1 dc Input Voltage, VIN (except I/O pins) -0.5 V to VDD +0.5 V 1,2,3 dc Output Voltage, VOUT (including I/O pins) -0.5 V to VDD +0.5 V 2,3 dc Input Diode Current, II K (VIN VDD) +/- 20mA dc Output Diode Current, IOK (VOUT VDD) +/- 20mA NOTE 1 Absolute maximum conti

    15、nuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum conditions is not implied. NOTE 2 Not to exceed maximum VDD.NOTE 3 Range limited to “-0

    16、.4 V to VDD +0.4V“ when VDD is less than 1.1V. JEDEC Standard No. 8-23 Page 2 2 Standard specifications (contd) 2.2 Recommended operating conditions Symbol Parameter Category (NOTE 1) Operating Range (NOTE 2)1 1.65 V to 3.6 V 2 1.4 V to 2.7 V VDDPower Supply Voltage 3 0.7 V to 1.95 V TAOperating Tem

    17、perature - (NOTE 3) NOTE 1 Categorized by manufacturer for each application. An application may support one or more categories. NOTE 2 Specified according to recommended operating conditions for each device. NOTE 3 Specified by manufacture to be commercial, industrial, and/or military grade. 2.3 DC

    18、electrical characteristics Symbol Parameter Test Condition MIN MAX Unit VIHInput High Voltage 0.7VDDVDD+0.3 V VILInput Low Voltage -0.3 0.3VDDV VOHOutput High Voltage IOH= -100uA 0.85VDD- V VOLOutput Low Voltage IOL= 100uA - 0.15VDDV NOTE 1 For VIHand VIL, VDDrefers to the receiving device. For VOHa

    19、nd VOL, VDDrefers to the sending device. 2.4 DC electrical characteristics for Schmitt trigger operation Symbol Parameter Test Condition MIN MAX UnitVt+ (Vp) Positive Going Threshold Voltage VOUTVOH(min) 0.35VDD0.75VDDV Vt- (Vn) Negative Going Threshold Voltage VOUTVOL(max) 0.25VDD0.65VDDV VH (Vt) H

    20、ysteresis Voltage Vt+ - Vt- 0.1VDD0.5VDDV VOHOutput High Voltage IOH= -100uA 0.85VDD- V VOLOutput Low Voltage IOL= 100uA - 0.15VDDV NOTE 1 For Vt+ (Vp) and Vt- (Vn), VDDrefers to the receiving device. For VOHand VOL, VDDrefers to the sending device. JEDEC Standard No. 8-23 Page 3 3 Test conditions 3

    21、.1 Positive Going Threshold Voltage: Vt+ (Vp) As the input signal is raised from a ground level in the measurement circuit shown in Figure 1, the input voltage value of which output logic changed is determined as Vt+ (Vp). 3.2 Negative Going Threshold Voltage: Vt- (Vn) As the input signal is dropped

    22、 from a power supply voltage level in the measurement circuit shown in Figure 1, the input voltage value of which output logic changed is determined as Vt- (Vn). Figure 1 DC characteristic measurement circuit of Schmitt trigger input JEDEC Standard No. 8-23 Page 4 Standard Improvement Form JEDEC JES

    23、D8-23 The purpose of this form is to provide the Technical Committees of JEDEC with input from the industry regarding usage of the subject standard. Individuals or companies are invited to submit comments to JEDEC. All comments will be collected and dispersed to the appropriate committee(s). If you

    24、can provide input, please complete this form and return to: JEDEC Attn: Publications Department 3103 North 10thStreet Suite 240 South Arlington, VA 22201-2107 Fax: 703.907.7583 1. I recommend changes to the following: Requirement, clause number Test method number Clause number The referenced clause number has proven to be: Unclear Too Rigid In Error Other 2. Recommendations for correction: 3. Other suggestions for document improvement: Submitted by Name: Phone: Company: E-mail: Address: City/State/Zip: Date:


    注意事项

    本文(JEDEC JESD8-23-2009 Unified Wide Power Supply Voltage Range CMOS DC Interface Standard for Non-Terminated Digital Integrated Circuits.pdf)为本站会员(赵齐羽)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开