欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PDF文档下载
    分享到微信 分享到微博 分享到QQ空间

    JEDEC JESD69B-2007 Information Requirements for the Qualification of Silicon Devices《硅仪器鉴定用信息要求》.pdf

    • 资源ID:807249       资源大小:166.58KB        全文页数:14页
    • 资源格式: PDF        下载积分:10000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要10000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    JEDEC JESD69B-2007 Information Requirements for the Qualification of Silicon Devices《硅仪器鉴定用信息要求》.pdf

    1、JEDEC STANDARD Information Requirements for the Qualification of Silicon Devices JESD69B (Revision of JESD69A, October 2006) OCTOBER 2007 (Reaffirmed: JUNE 2011) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and ap

    2、proved through the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability

    3、and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard

    4、to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC sta

    5、ndards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an A

    6、NSI standard. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.je

    7、dec.org under Standards and Documents for alternative contact information. Published by JEDEC Solid State Technology Association 2011 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material.

    8、By downloading this file the individual agrees not to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact

    9、: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 69B -i- INFORMATION REQUIREMENTS FOR THE QUALIFICATION OF SILICON DEVICES Introduction Customers ut

    10、ilize supplier information when performing component qualification. This information typically includes quality, reliability, electrical and mechanical performance data. In addition, customers frequently request the supplier to complete a profile, or fact sheet, on the component or component family

    11、being evaluated. This profile may include information on the materials used within the component as well as the location of the components manufacture or test. This profile, coupled with the above mentioned data elements, support the customers evaluation of a devices suitability for use in their app

    12、lication. JEDEC Standard No. 69B -ii- JEDEC Standard No. 69B Page 1 INFORMATION REQUIREMENTS FOR THE QUALIFICATION OF SILICON DEVICES (From JEDEC Board Ballot JCB-99-10, JCB-06-57, and JCB-07-92, formulated under the cognizance of the JC-14.3 Committee on Silicon Devices Reliability Qualification an

    13、d Monitoring.) 1 Scope This standard is intended to apply to silicon devices. This standard defines the requirements for the component qualification package which the supplier provides to the customer. It is intended to establish a minimum set of data elements, rather than to define the full range o

    14、f possible customer information requests. Customers who require additional information will have to negotiate these requests with the supplier. This standard does not define which qualification method be followed (e.g., JESD47, JESD94, JP001, or JESD201), what tests must be performed, nor the qualif

    15、ication performance levels (e.g. reliability or quality) that a component must satisfy. Rather, it establishes a set of data elements that describes the component. It requests the supplier to provide the test results of their qualification efforts. Customers are responsible for determining the exten

    16、t to which supplier provided information will be used as part of their qualification process. 2 Reference documents JESD47, Stress Test Driven Qualification of Integrated Circuits JESD94, Application Specific Qualification Using Knowledge Based Test Methodology JP001, Foundry Process Qualification G

    17、uidelines JEP95, JEDEC Registered and Standard Outlines for Solid State and Related Products J-STD-020, Moisture/Reflow Sensitive Classification for Nonhermetic Solid State Surface Mount Devices JESD22-A113, Preconditioning of Plastic Surface Mount Devices Prior to Reliability Testing JESD201, Envir

    18、onmental Acceptance Requirements for Tin Whiskers Susceptibility of Tin and Tin Alloy Surface Finishes JEDEC Standard No. 69B Page 2 3 General requirements When requested, the supplier shall provide a qualification package to the customer. Based upon the customer/supplier agreed to completion date a

    19、nd the actual completion of all testing and analysis, this qualification package shall be made available to the customer within two weeks of all work being completed. If a final report cannot be completed within 2 weeks a preliminary report should be made available in its place. The elements below s

    20、hould be completed, where applicable, for all components that were utilized as part of the qualification, not only the device being qualified. This will enable generic or family data to be used in the qualification. The qualification package may be provided electronically or in a hard copy format an

    21、d shall contain the following: A: Device Identification B: General Information C: Die Fabrication D: Package Assembly E: Electrical Test F: Supporting Data Listed below is the minimum set of data elements for each of the six items listed above: A: DEVICE IDENTIFICATION 1. Part Number and Revision: T

    22、he suppliers part number and device revision level 2. Device Marking: The top side marking of the device. Include a description of any codes used. 3. Die Marking: The marking on the die which identifies the device. B: GENERAL INFORMATION (If the device has more than 1 die, state information for each

    23、 die.) 1. Technology and Device Type: Technology identifier, minimum physical feature size and device family (e.g., 0.5um CMOS, 16M DRAM). 2. Package Type: The package style and other unique attributes (if applicable, JEP95). 3. Pin Count: Number of external connections. 4. Die Size: Die dimension:

    24、length, width, and thickness (units). 5. MSL Moisture Sensitivity Level: Moisture Sensitivity Rating of component (e.g., J-STD-020) and peak reflow temperature the rating applies to. JEDEC Standard No. 69B Page 3 3 General requirements (contd) C: DIE FABRICATION (If the device has more than 1 die, s

    25、tate information for each die.) 1. Fabrication Process Identifier, if applicable: A unique code or description which identifies the specific fabrication process. 2. Fabrication Supplier Name: If subcontracted, name of the subcontracted company that owns the fabrication site. If there are multiple fa

    26、b suppliers, state all covered by this report. 3. Fabrication Location(s): The country, state (if applicable), and city where the device is fabricated. If there are multiple fabs or fab lines at this location, state fab number/name and/or Line number/name. 4. Die Metallization and Number of Levels:

    27、Composition of the die metallization and number of separate levels of metallization. 5. Die Protective Coating: Composition and thickness of topmost level of protection and coating on the die which may include more than one layer (e.g. passivation layers, polyimide wafer coats, liquid dispensed die

    28、coats). 6. Bond Pad or UBM (Under Bump Metallurgy) Composition, Thickness and Pitch: Composition, thickness, and pitch of wirebond pad or UBM. 7. Die Substrate Material: Starting material (e.g., SOI, Si, epi). D: PACKAGE ASSEMBLY 1. Assembly Process Identifier, if applicable: A unique code or descri

    29、ption which identifies the specific assembly process, if applicable. 2. Assembly Supplier Name: If subcontracted, name of the subcontracted company that owns the assembly site. If there are multiple assembly suppliers, state all covered by this report. 3. Assembly Location(s): The country, state (if

    30、 applicable), and city where the device is assembled. 4. Leadframe or Substrate Type: Base material, number of core and build up layers (substrates only), finish and critical dimensions. 5. Die-to-Die and/or Die-to-Package Interconnect: Type (e.g., TAB, wire bond, flipchip), metal composition, dimen

    31、sions. 6. Die Attach, if applicable: Material, process and/or die attach technique to attach die to leadframe/substrate or to another die. 7. Package Material and Flammability Rating if plastic: Package material or composition (e.g., mold compound, underfill, hermetic package) and flammability ratin

    32、g, if plastic. 8. Terminal Finish or Solder Ball Material: Composition and proportion of the material(s) used as terminal frame finish (including tin whisker mitigation techniques used on tin and tin alloy finishes) or solder ball (for BGAs). JEDEC Standard No. 69B Page 4 3 General requirements (con

    33、td) E: ELECTRICAL TEST 1. Electrical Test Supplier Name: If subcontracted, name of the subcontracted company that owns the electrical test site that performs final functional test. If there are multiple test suppliers, state all covered by this report. 2. Electrical Test Location: The country, state

    34、 (if applicable), and city of final electrical test. F: SUPPORTING DATA Results of the Suppliers Internal Qualification: All tests performed to evaluate the quality, reliability and mechanical performance of the device. This can include internal evaluations, user-specific requirements, in-process mo

    35、nitors, and process/product change requalifications. 1. Test Performed: Test performed and stress conditions associated with this test (e.g., temperature, voltage, humidity). 2. Test Vehicle(s): Device(s) used to generate qualification data (e.g., part number and revision level). 3. Preconditioning:

    36、 Conditions used in the simulation of the component attach process prior to stress testing (e.g., JESD22-A113). 4. Burn-in Conditions (if performed): If the product tested was burned-in prior to reliability stress testing, state the burn-in conditions (e.g., temperature, voltage, duration). 5. Sampl

    37、e Sizes: Number of samples used in the test and maximum number of failures allowed for acceptance. 6. Fail Criteria: The method used to assess whether a device has passed or failed a given test (e.g., electrical testing, mechanical integrity). 7. Test Results: The number of devices which pass or fai

    38、l the test criteria. 8. Duration: The number of hours, cycles, etc. which devices were subjected to during the test. 9. Failure Analysis Results: The summarized results of any physical analysis of failures including an identification of the root cause, failure mechanism, and corrective action. 10. C

    39、onstruction Analysis Results: Results of a construction analysis if one was performed (e.g., cross-section, C-SAM, x-ray, visual inspection, ball shear) JEDEC Standard No. 69B Page 5 3 General requirements (contd) If generic or family data was used (e.g., family qualification, library qualification,

    40、 or qualification by similarity), the following information for the Test Vehicle(s) must be provided if it is different from the device being qualified. a. Part Number and Revision b. Technology and Device Type c. Package Type d. Pin Count e. Fabrication Supplier Name f. Fabrication Location g. Asse

    41、mbly Supplier Name h. Assembly Location i. Die Protective Coating j. Leadframe or Substrate Type k. Die Attach l. Package Material m. Terminal finish (including any tin whisker mitigation technique) or solder ball material JEDEC Standard No. 69B Page 6 Annex A (informative) Differences between JESD6

    42、9B and JESD69A This table briefly describes most of the changes made to entries that appear in this standard, JESD69B, compared to its predecessor, JESD69A (October 2006). If the change to a concept involves any words added or deleted (excluding deletion of accidentally repeated words), it is includ

    43、ed. Some punctuation changes are not included. Page Description of change 1 In Clause 1, 2ndparagraph; added JESD201 1 In Clause 2, added reference JESD201 3 In clause 3D, item 8; changed “Lead” to “Terminal” 3 In clause 3D, item 8; added “(including tin whisker mitigation techniques used on tin and

    44、 tin alloy finishes)” 5 In clause 3; added item m Standard Improvement Form JEDEC JESD69B The purpose of this form is to provide the Technical Committees of JEDEC with input from the industry regarding usage of the subject standard. Individuals or companies are invited to submit comments to JEDEC. A

    45、ll comments will be collected and dispersed to the appropriate committee(s). If you can provide input, please complete this form and return to: JEDEC Attn: Publications Department 2500 Wilson Blvd. Suite 220 Arlington, VA 22201-3834 Fax: 703.907.7583 1. I recommend changes to the following: Requirement, clause number Test method number Clause number The referenced clause number has proven to be: Unclear Too Rigid In Error Other 2. Recommendations for correction: 3. Other suggestions for document improvement: Submitted by Name: Phone: Company: E-mail: Address: City/State/Zip: Date:


    注意事项

    本文(JEDEC JESD69B-2007 Information Requirements for the Qualification of Silicon Devices《硅仪器鉴定用信息要求》.pdf)为本站会员(eastlab115)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开