欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PDF文档下载
    分享到微信 分享到微博 分享到QQ空间

    JEDEC JESD214 01-2017 Constant-Temperature Aging Method to Characterize Copper Interconnect Metallization for Stress-Induced Voiding (Minor Revision of JESD214 February 2015).pdf

    • 资源ID:807052       资源大小:730.50KB        全文页数:28页
    • 资源格式: PDF        下载积分:10000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要10000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    JEDEC JESD214 01-2017 Constant-Temperature Aging Method to Characterize Copper Interconnect Metallization for Stress-Induced Voiding (Minor Revision of JESD214 February 2015).pdf

    1、JEDEC STANDARD Constant-Temperature Aging Method to Characterize Copper Interconnect Metallization for Stress-Induced Voiding JESD214.01 (Minor Revision of JESD214, February 2015) AUGUST 2017 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has b

    2、een prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, fa

    3、cilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publicatio

    4、ns are adopted without regard to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The inf

    5、ormation included in JEDEC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further proces

    6、sed and ultimately become an ANSI standard. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the add

    7、ress below, or refer to www.jedec.org under Standards and Documents for alternative contact information. Published by JEDEC Solid State Technology Association 2017 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains th

    8、e copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permis

    9、sion. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 214.01 -i- CONSTANT-TEMPERATURE AGING METHOD TO CHARACTERIZE COPPER I

    10、NTERCONNECT METALLIZATIONS FOR STRESS-INDUCED VOIDING CONTENTS Page1 Scope 12 Stress induced voiding in copper 12.1 Stress-induced voids 12.2 Stress temperature 22.3 Geometry linewidth dependence of SIV risk 32.4 Via size dependence of SIV risk 2.5 SIV under multiple vias 562.6 Metal thickness depen

    11、dence of SIV risk 82.7 SM lifetime model 93 Constant temperature aging test method 103.1 Test structures 103.2 Test temperatures 3.3 Test conditions, sample size and measurements 15153.4 Failure criteria 153.5 Passing criteria 164 Data to be reported 175 References 18Annex A (informative) Difference

    12、s between revisions 19JEDEC Standard No. 214.01 Page 1 CONSTANT-TEMPERATURE AGING METHOD TO CHARACTERIZE COPPER INTERCONNECT METALLIZATIONS FOR STRESS-INDUCED VOIDING (From JEDEC Board Ballot JCB-15-06, formulated under the cognizance of the JC-14.2 Committee on Wafer-Level Reliability.) 1 Scope Thi

    13、s document describes a constant temperature (isothermal) aging method for testing copper (Cu) metallization test structures on microelectronics wafers for susceptibility to stress-induced voiding (SIV). This method is to be conducted primarily at the wafer level of production during technology devel

    14、opment, and the results are to be used for lifetime prediction and failure analysis. Under some conditions, the method may be applied to package-level testing. This method is not intended to check production lots for shipment, because of the long test time. Dual damascene Cu metallization systems us

    15、ually have liners, such as tantalum (Ta) or tantalum nitride (TaN) on the bottom and sides of trenches etched into dielectric layers. Hence, for structures in which a single via contacts a wide line below it, a void under the via can cause an open circuit at almost the same time as any percentage re

    16、sistance shift that would satisfy a failure criterion. The method assumes that void growth (and therefore resistance changes) can be modeled as described by Ogawa, et al.1, Yao, et all 2, 3 Fischer et al. 5,6, to obtain a median lifetime, an effective activation energy, and an acceleration factor fo

    17、r lifetime. 2 Stress induced voiding in copper 2.1 Stress-induced voids Stress migration (SM) or stress-induced-voiding (SIV) is one of the key aspects of Cu interconnect technology reliability qualification. The SIV damages are caused by the stress gradient as driving force through the means of dif

    18、fusion. For Cu interconnects, it is known qualitatively that the intrinsic SIV risk is higher for a wide line relatively to a narrow line structure with a fixed single via size 1-4, 7-11. As industrial standards, SM reliability data have been treated qualitatively to define pass or fail criteria. Th

    19、e agreed guard-band of “zero fails during a fixed time period” as SM qualification passing criteria has been generally accepted by the industry 8. This approach was inherited from Al SIV testing method for Cu SIV guard-band but with certain degrees of uncertainty. With the further technology scaling

    20、, the Cu SIV reliability margin becomes narrower. Therefore, the old traditional standard could lead to even larger error bars for reliability projections. In order to overcome this known trend of increasing SIV risk, a quantitative SIV lifetime estimation method is needed. JEDEC Standard No. 214.01

    21、 Page 2 2.1 Stress-induced voids (contd) In recent years, the SIV mechanism has been investigated to reduce SIV risk and established SM qualification methodology 1-4, 7. Due to the improvement of integration process, progress has been made in SM reliability performance in meeting the design lifetime

    22、 goals. In general, observation of SM fails is not expected for design rule compliant (DRC) linewidth structures even at the worst temperatures during SM reliability testing period (i.e., 500 h to 1000 h). It is possible to measure SM fails from reasonable wide linewidth test structures within reaso

    23、nable testing period of time. In 2,3, a geometry linewidth dependent factor was introduced to support an SM model for lifetime extrapolation. The quantified linewidth dependent SM data from 45 nm, 32 nm, and 28 nm show a common power-law factor M. This further supports the SM model with a geometry l

    24、inewidth factor for acceleration 2,3. In this spec, in addition to the traditional method, we will apply the SM lifetime model and the equation to develop an SM reliability qualification methodology for meeting the product design lifetime. 2.2 Stress temperature Cu SM data show a strong temperature

    25、dependence of SM lifetime. Based on the Creep voiding rate model by McPherson 2) MTF increases as temperature decreases below T0. MTF reaches its minimum at a “sweet spot” near 200 C to 225 C. The location of the “sweet spot” may vary depending on wafer process details; 3) below T0but above the “swe

    26、et spot”, the MTF distribution reverses its direction; 4) Close to the operating temperature range, i.e., 125 C to 100 C, the SM data are mostly Arrhenius-like and dominated by the diffusion term. The temperature dependence below the “sweet spot” (i.e., 175 C to 100 C) can be approximately treated b

    27、y Arrhenius model. 2.3 Geometry linewidth dependence of SIV risk The linewidth dependence of SIV risk is an important feature for setting design rules and reliability qualification tests. As we have shown in section A that SM MTF values are linewidth dependent. In general, the SIV risk increases as

    28、linewidth increases for a single via. The MTF values follow a power-law as a function of linewidth as shown in Figure 2. The MTF power-law relation can be expressed as: MTF=CW-2.94(2) where W is the linewidth or plate size and C is a normalization constant. 2.94 is the power-law component value from

    29、 the fit. JEDEC Standard No. 214.01 Page 4 2.3 Geometry linewidth dependence of SIV risk (contd Figure 2 shows the MTF power-law relation of linewidth measured from wafers of technologies of 45 nm, 32 nm, and 28 nm. It is noticeable that SM data from all three technologies follow the power-law by li

    30、newidth and the power components of the three set of data are nearly the same, 2.94. The power component value of 3 indicates the possible relation to a particular voiding nucleation mechanism 14,15. We believe that the MTF power-law relation of linewidth reflects the intrinsic nature of SM linewidt

    31、h scaling. It can be expressed in general terms as: MTF=CW-M(3) where M is the geometry stress component. The M values can be fitted and checked from SM testing results. Its value may be altered in accordance to the wafer process and presence of intrinsic failures. For this illustration, the M value

    32、s extracted from three technologies are consistently close to 3. It is recommended that characterization is performed to understand the intrinsic SM property and establish validity and correlation to this prescribe model in order to determine applicability, especially in the smaller regions adjacent

    33、 or outside line width of figure 2. Figure 2 Power-law relation of MTF vs linewidth From Figure 2, it is noticeable since the DRC linewidth is 10%; 2) Resistance increase (R) for single via 100% These are failure criteria for general practice in SM reliability evaluations. Individual company can rev

    34、ise the resistance increase numbers in their special cases if needed. JEDEC Standard No. 214.01 Page 16 3.5 Passing criteria a) Zero DRC test structure fails for all testing temperatures within 1000 h. The a) criteria is the traditional method of “zero fails during a fixed time period”, which will e

    35、xplore the SIV risk of DRC test structures as well as extrinsic defects during the 1000 h tests. This is a must-have passing criterion. For the purpose of estimating the SM margin and the extrapolation of product SM lifetime, we introduce the 2ndcriterion for company to follow. The details of the ex

    36、ecution of this b) criterion are based on companys choice on an accelerated method of SM lifetime model (see 2.7). b) Zero SM fails for selected wide line via chains within a fixed period, e.g., 250 h, 500 h, or shorter, depending on the choices of wide line widths of the test structures. For exampl

    37、e, if there is zero 2 m via chain fail within 500 h at 175 C for 32 nm and 28 nm, the product SM lifetime will reach the 10 year goal. The detailed choices of selected line width value and no fail hour period can be determined by each company, based on the SM model described in 2.7. JEDEC Standard N

    38、o. 214.01 Page 17 4 Data to be reported After completion of the test, the information listed in the following paragraphs should be reported. 4.1 Bake Temperatures (see 3.2) 4.2 Measurement Intervals List the cumulative time between the beginning of the test and each resistance readout (see 3.3). 4.3

    39、 Failure Criterion List the criteria used to define failure (e.g., percentage resistance shift, open circuit, etc.) (see 3.4). 4.4 Sample Tested Describe the sample tested, including the number of wafers, the number of chips per wafer, the macro names and number of structures on each chip (see 3.3 a

    40、nd 3.1). 4.5 Stress Structure Describe the features of each test structure used, and illustrate with drawings if practical (refer to 3.1). 4.6 Initial Resistance Plot distribution plots of initial resistance of each test structure (see 3.3). 4.7 Stress Data Plot the distributions of fractional resis

    41、tance change versus stress time for each structure and indicate the failure criteria on the plot (see 3.3 and 3.4). 4.8 SM Reliability lifetime Estimated SM margin and lifetime at use conditions: based on the failure conditions of wide line SM test structures, which are non-DRC. We can estimate the

    42、SM reliability lifetime by applying the SM lifetime model in 2.7. As an example, if there are no fails from 2 m width via chains within 500 h at 175 C for 32 nm and 28 nm technology wafers, the SM lifetime will reach 10 year lifetime goal. JEDEC Standard No. 214.01 Page 18 5 References 1 E.T. Ogawa,

    43、 et al., “Stress-Induced Voiding Under Vias Connected To Wide Cu Metal Leads”, International Reliability Physics Symposium Proceedings, 2002, pp. 312-321. 2 H.W. Yao, et al., “Stress migration model for Cu Interconnect Reliability Analysis,” J. Appl. Phys., vol. 110, 2011, pp. 073504-073509. 3 H. W.

    44、 Yao et al, “Stress-induced-voiding Risk Factor and Stress Migration Model for Cu Interconnect Reliability”, IEEE IRPS Symposium Proceedings of 2013, pp.2C.5.1- 2C.5.8. 4 C. Zhai, et al., “Simulation and Experiments of Stress Migration for Cu/low-k BEoL”, IEEE TDMR, 2004, pp. 523-529. 5 A. H. Fische

    45、r, A. Zitzelsberger, The quantitiative assessment of stress-induced voiding in process qualification, in 2001 IEEE International Reliability Physics Symposium Proceedings (39th annual, Orlando, FL), IEEE, NJ, 2001, pp. 334-340. 6 A. H. Fischer, et al., New Approaches for the Assessment of Stress-Ind

    46、uced Voiding in Cu Interconnects, IEEE IITC, 2002. 7 Baozhen Li and Dinesh Badami, “Stress Voiding Characteristics of Cu/Low K Interconnects Under Long Term Stresses,” International Reliability Physics Symposium Proceedings, 2012, pp. 5E.2.1- 5E.2.6. 8 Joint Electron Device Engineering Council/Fable

    47、ss Semiconductor Association joint publication, JEDEC, JP001.01. 9 K.Y.Y. Doony, et al., “Stress-induced voiding and its geometry dependency characterization,” International Reliability Physics Symposium Proceedings, 2003,pp. 156-160. 10 T. Suzuki, et al., “Stress migration phenomenon in narrow copp

    48、er interconnects,” J. Appl. Phys., vol. 101, 2007, pp. 044513. 11 W.Shao, et al., “The effect of line width on stress-induced voiding in Cu dual damascene interconnects,” Thin Solid Films 504, 2006, pp. 298. 12 Chang-Chun Lee, et al., “A New Stress Migration Failure Mode in Highly Scaled Cu/Low- k I

    49、nterconnects”, IEEE TDMR, 2012, pp. 529-531. 13 S.F. Chen, et al., “Investigation of New Stress Migration Failure Mod es in Highly Scaled Cu/Low-k Interconnects,” Reliability Physics Symposium Proceedings, 2012, pp. 5E.3.1- 5E.3.5. 14 J.W. Cahn, “Transformation kinetics during continuous cooling“. Acta Metallurgica 4, 1956, pp. 572575. 15 K.N. Tu, J.W. Mayer and L.C. Feldman, Electronic Thin Film Science for Electronic Engineers and Material Scientists, New York, NY: Macmillan Publishing Company, 1992. 16 J.W. McP


    注意事项

    本文(JEDEC JESD214 01-2017 Constant-Temperature Aging Method to Characterize Copper Interconnect Metallization for Stress-Induced Voiding (Minor Revision of JESD214 February 2015).pdf)为本站会员(花仙子)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开