欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PPT文档下载
    分享到微信 分享到微博 分享到QQ空间

    Case study-Integrating FV and DV in the Verification of Intel .ppt

    • 资源ID:379358       资源大小:233.50KB        全文页数:12页
    • 资源格式: PPT        下载积分:2000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要2000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    Case study-Integrating FV and DV in the Verification of Intel .ppt

    1、Case study: Integrating FV and DV in the Verification of Intel Core2 Duo Microprocessor,Alon Flaisher Alon Gluska Eli SingermanIntel Corporation Israel Design Center,A. Flaisher,2,Presentation Goals,Share how the integration of FV with dynamic verification improved the productivity & quality of Mero

    2、m verification Highlight some of the barriers in effective deployment of FVUpdate how FV is used in todays CPU designs and what are the future challenges,A. Flaisher,3,Outline,Challenges Applying FV in Merom Our FV/DV synergy approach Examples Looking forward,A. Flaisher,4,Challenges in Applying FV

    3、in Merom,Allocate resources for FV Replace traditional dynamic verification (DV) activities Choose the best designs to FV Quickly establish new FV environments,A. Flaisher,5,Our Approach FV/DV Integration,Replaced DV activities For each DUT decided what would be the effect on DV 75% of the proofs re

    4、placed DV activities, mainly coverage Enabled allocating resources for FV FV was also applied by VE (non FV experts) Familiar with the design, owned both activities Compared the complexity of the design vs. the proof Provided more flexibility in assigning engineers to FV FVE established FV environme

    5、nts for VE Better utilized expertise Joint decision where to apply FV Joint test plans and checking,A. Flaisher,6,Example 1: ALU Cluster,Independent execution units FV done in 2nd half of the project Cluster level FV using symbolic simulation (STE/FL) FVE built a Cluster Formal Environment Active un

    6、it driven symbolically Remaining units driven with Xs The unit owner (VE) coded the spec/checkers for each micro- instruction in FL Thousands of micro-instructions Some are very simple to code, once you know the spec,A. Flaisher,7,Example 1: ALU Cluster (Cont.),FV/DV approach provided much higher ve

    7、rification quality for comparable investment! Higher quality verification 98% of the micro-instructions fully verified! Unit dependencies also verified Zero bugs found in silicon Reduction of effort Done instead of coverage (which requires huge investment) Good utilization of expertise FVers built t

    8、he CFE and carried out highly complex proofs DVers wrote most specs,A. Flaisher,8,Example 2: MS Unit,The MS unit Translates instructions to uop sequences Needs to support all combination of uops and events (any ROM) Unit was completely FV by an expert VE MS team chose FV as the main verification too

    9、l Used BMC on unit boundaries 1400 vars, bound 40 Reference model for checking,A. Flaisher,9,Example 2: MS Unit (Cont.),FV/DV provided much higher quality for less effort! FV found corner case bugs impractical for simulation Prevented bugs from being released Replaced most DV activities Enabled by t

    10、he MS validation team,A. Flaisher,10,Looking Forward,FV integration to mainstream verification continues to grow in current CPU designs More FV resources in Sandy Bridge (Intels 2010 TOC) Good acceptance throughout the project Single spec language for RTL assertions and FV (SVA) Aggressive ABV metho

    11、dology improves assertion FV ROI Sharing (unit level) checkers through SV reference-models,A. Flaisher,11,Looking Forward (Cont.),Good results from applying FV for bug-hunting Integrate FV for bug hunting in early stages Integrate FV to get highest confidence in later stagesKey capabilities are still missing Sharing FV/DV environments Unit level capacity Solutions for system level properties Predictability and complexity analysis ,Q&A,


    注意事项

    本文(Case study-Integrating FV and DV in the Verification of Intel .ppt)为本站会员(registerpick115)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开