欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PPT文档下载
    分享到微信 分享到微博 分享到QQ空间

    An Introduction to Synopsys Design Automation.ppt

    • 资源ID:378307       资源大小:87.50KB        全文页数:24页
    • 资源格式: PPT        下载积分:2000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要2000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    An Introduction to Synopsys Design Automation.ppt

    1、An Introduction to Synopsys Design Automation,Jeremy Lee jsleeengr.uconn.edu November 7, 2007,Introduction,Why the need CAD tools? Time to market decreasing ( a year) Designs are becoming more complex (System-on-a-chip)Synopsys is one of many EDA vendors vying for designer mind-share,Introduction (c

    2、ont.),Why do we (in academia) need CAD tools? Keep our research relevant to industry Know what needs improving (academia on cutting edge),What will be covered?,Overview of tools Whats available? What do the tools do? Example FlowWill not be a step-by-step how-to.,Getting Synopsys Started at UConn,Sy

    3、nopsys Linux binaries are available on the ECS fileserver:/apps/ecs-apps/software/synopsys Releases: Y-2006, Z-2007 bashrc and cshrc files located at/apps/ecs-apps/software/synopsys/etc Synopsys directory can be mounted directly using NFS files:/ApplicationDirectories/nfs/ecs-apps/software/synopsys

    4、Tools are location dependent Must be in same directory structure as on server Gui or console modes,Synopsys Galaxy Platform at UConn (Y-2006),Design Compiler JupiterXT Astro Physical Compiler,Design Automation,PrimeTime SI/PX/VX PrimePower Star-RCXT Formality VCS Nanosim HSpice,Sign-off / Validation

    5、 / Verification,DFT Compiler DFT MAX TetraMAX,Design for Test,Design Automation,Design Compiler RTL to gate-level synthesis Physical Compiler Layout-aware RTL to gate-level synthesis JupiterXT Floorplanning tool Astro Placement and routing,Design Compiler (DC),Synthesizes gate level netlists from RT

    6、L-level Optimizes netlists Removes unused or redundant logic Tie-off nets that are constant Requires standard cell library timing characterization Attempts to meet timing and area constraints (SDC File),Libraries,Supposed to be provided by fab Gates in standard cell library Operating condition corne

    7、rs Gate delays Wire load models Compensates delay for fan-out,SDC File,Synopsys Design Constraints (SDC) Set up clock period Specifies timing and area requirements that are to be met during mapping and optimization,SDC Constraints,Input Delay,Output Delay,Driving Cell,Load,DC Flow,Read Netlist,Map t

    8、o Link Library (if gate-level),Apply Constraints,Netlist,Write-out Optimized Netlist,SDC Cons.,Map to Target Library and Optimize,Read Libraries,Libraries,JupiterXT,Floorplanning Power/Ground Network Planning Pin/Power pad placement Blockages Memory placement Performed through GUI or command line,As

    9、tro,Placement and routing tool Requires physical information of standard cell library (provided by fab) Graphic Data System (GDSII) Library Exchange Format (LEF) Physical design in multiple formats GSDII Design Exchange Format (DEF),Astro Flow,Import Netlist and Constraints,Netlist,Open Libraries,Li

    10、braries,Read/Setup Floorplan,Run Placement,Routing,Physical Design,SDC Cons.,Synopsys Galaxy Platform at UConn (Y-2006),Design Compiler JupiterXT Astro Physical Compiler,Design Automation,PrimeTime SI/PX/VX PrimePower Star-RCXT Formality VCS Nanosim HSpice,Sign-off / Validation / Verification,DFT Co

    11、mpiler DFT MAX TetraMAX,Design for Test,Sign-off/Validation/Verification,Formality Verify netlist PrimeTime SI/PX/VX Timing validation (signal-integrity, power-aware, variation-aware) PrimePower Power validation,Sign-off/Validation/Verification (cont.),Star-RCXT Extraction tool VCS HDL simulator Nan

    12、oSim HDL simulator w/ parasitics HSpice Spice simulator,PrimeTime SI/PX/VX (PT-SI/PX/VX),Calculates and reports path delays Verify operating frequency after logic synthesis Can be back-annotated with extracted parasitics for post-layout verification,PT-SI/PX/VX Flow,Read Netlist,Map to Link Library

    13、(if gate-level),Apply Constraints,Netlist,SDC Cons.,Read Libraries,Libraries,Back-annotate design,Report Timing results,Meet spec?,ECO,Next phase,Yes,No,Parasitics,Process Variation,*New*,Putting the Pieces Together,RTL Netlist,SDC Cons.,Logic Synthesis,Gate Netlist,Logic Libraries,Sign-off,Fails,Pa

    14、sses,Physical Synthesis,Physical Libraries,Layout,Extraction,Sign-off,Fails,Passes,To Fab,Synopsys Galaxy Platform at UConn (Y-2006),Design Compiler JupiterXT Astro Physical Compiler,Design Automation,PrimeTime SI/PX/VX PrimePower Star-RCXT Formality VCS Nanosim HSpice,Sign-off / Validation / Verifi

    15、cation,DFT Compiler DFT MAX TetraMAX,Design for Test,Design for Test,DFT Compiler Scan chain insertion DFT Max Test compression tool TetraMax Automatic test pattern generation (ATPG),Additional Reading,Synopsys Website Documentation Synopsys OnLine Documenation (SOLD) Available on any of the UConn ECS Linux servers Electronic Synopsys Users Group (ESNUG) ,


    注意事项

    本文(An Introduction to Synopsys Design Automation.ppt)为本站会员(inwarn120)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开